

## I<sup>2</sup>C-Compatible (2-wire) Serial EEPROM 2-Mbit (262,144 x 8)

#### **DATASHEET**

#### **Features**

- Low Voltage and Standard Voltage Operation Available
  - 1.7V (V<sub>CC</sub> = 1.7V to 5.5V)
  - 2.5V (V<sub>CC</sub> = 2.5V to 5.5V)
- Internally Organized 262,144 x 8 (2-Mbit, 256-Kbyte)
- I<sup>2</sup>C-Compatible (2-wire) Serial Interface
  - 100kHz Standard Mode, 1.7V to 5.5V
  - 400kHz Fast Mode, 1.7 to 5.5V
  - 1MHz Fast Mode Plus (FM+) 2.5V to 5.5V
- Schmitt Trigger, Filtered Inputs for Noise Suppression
- Bidirectional Data Transfer Protocol
- Write Protect Pin for Full Array Hardware Data Protection
- 256-byte Page Write Mode
  - Byte Write and Partial Page Writes Allowed
- Self-timed Write Cycle
  - All Write operations complete within 10ms max
- Random and Sequential Read Modes
- Built in Error Detection and Correction
- High Reliability
  - Endurance: 1,000,000 write cycles
  - Data retention: 100 years
- Green Package Options (Lead-free/Halide-free/RoHS Compliant)
  - 8-lead JEDEC SOIC and Thin or Standard Thickness 8-ball WLCSP
- Die Sale Options: Wafer Form and Tape and Reel Available

#### Description

# ELECTRONIC

The Atmel® AT24CM02 provides 2,097,152 bits of Serial Electrically Erasable and Programmable Read-Only Memory (EEPROM) organized as 262,144 words of 8 bits each. The device's cascadable feature allows up to two devices to share a common 2-wire bus. The device is optimized for use in many industrial and commercial applications where low power and low voltage operation are essential. The device is available in space-saving 8-lead JEDEC SOIC and 8-ball WLCSP packages. In addition, the entire family is available in 1.7V (1.7V to 5.5V) and 2.5V (2.5V to 5.5V) versions.

## **Table of Contents**

| 1.  | Pin Descriptions and Pinouts                                                                                                                                                                                                                                               | . 3                        |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 2.  | Device Block Diagram and System Configuration                                                                                                                                                                                                                              | . 4                        |
| 3.  | Device Operation and Communication  3.1 Clock and Data Transition Requirements 3.2 Start and Stop Conditions 3.2.1 Start Condition 3.2.2 Stop Condition 3.3 Acknowledge and No-Acknowledge 3.4 Standby Mode 3.5 Software Reset                                             | 5.5                        |
| 4.  | Memory Organization                                                                                                                                                                                                                                                        |                            |
|     | 4.1 Device Addressing                                                                                                                                                                                                                                                      |                            |
| 5.  | Write Operations 5.1 Byte Write 5.2 Page Write 5.3 Internal Writing Methodology 5.4 Acknowledge Polling 5.5 Write Cycle Timing 5.6 Write Protection.                                                                                                                       | . 9<br>10<br>10            |
| 6.  | Read Operations 6.1 Current Address Read 6.2 Random Read 6.3 Sequential Read                                                                                                                                                                                               | 12<br>12                   |
| 7.  | Device Default Condition from Atmel                                                                                                                                                                                                                                        | 13                         |
| 8.  | Electrical Specifications  8.1 Absolute Maximum Ratings  8.2 DC and AC Operating Range  8.3 DC Characteristics  8.4 AC Characteristics  8.5 Power-Up Requirements and Reset Behavior  8.5.1 Device Reset  8.6 Pin Capacitance  8.7 EEPROM Cell Performance Characteristics | 14<br>14<br>15<br>16<br>16 |
| 9.  | Ordering Code Detail                                                                                                                                                                                                                                                       | 17                         |
| 10. | Ordering Code Information                                                                                                                                                                                                                                                  | 18                         |
| 11. | Part Markings                                                                                                                                                                                                                                                              | 19                         |
|     | Packaging Information       2.1       8S1 — 8-lead JEDEC SOIC       2.2         12.2       8U-11 — 8-ball WLCSP       2.3         12.3       8U-18 — 8-ball WLCSP       2.3         Revision History       2.3                                                             | 20<br>21                   |



## 1. Pin Descriptions and Pinouts

Table 1-1. Pin Descriptions

| Pin<br>Number | Pin<br>Symbol   | Pin Name and Functional Description                                                                                                                                                                                                                                                                                                                                                                                                        | Asserted<br>State | Pin<br>Type      |
|---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
| 1, 2          | NC              | <b>No Connect:</b> The NC pin is not bonded to a die pad. This pin can be connected to GND or left floating.                                                                                                                                                                                                                                                                                                                               | _                 | _                |
| 3             | A <sub>2</sub>  | <b>Device Address Inputs:</b> The $A_2$ pin is used to select the device address and corresponds to the fifth bit of the $I^2C$ seven bit slave address. This pin can be directly connected to $V_{CC}$ or GND, allowing up to two devices on the same bus for a total of 4-Mbit of EEPROM.  Refer to Note 1 for behavior of the pin when not connected.                                                                                   | _                 | Input            |
| 4             | GND             | <b>Ground:</b> The ground reference for the power supply. GND should be connected to the system ground.                                                                                                                                                                                                                                                                                                                                    | _                 | Power            |
| 5             | SDA             | Serial Data: The SDA pin is an open-drain bidirectional input/output pin used to serially transfer data to and from the device. The SDA pin must be pulled-high using an external pull-up resistor (not to exceed $10 \text{K}\Omega$ in value) and may be wire-ORed with any number of other open-drain or open-collector pins from other devices on the same bus.                                                                        | _                 | Input/<br>Output |
| 6             | SCL             | Serial Clock: The SCL pin is used to provide a clock to the device and is used to control the flow of data to and from the device. Command and input data present on the SDA pin is always latched in on the rising edge of SCL, while output data on the SDA pin is always clocked out on the falling edge of SCL.  The SCL pin must either be forced high when the serial bus is idle or pulled-high using an external pull-up resistor. | -                 | Input            |
| 7             | WP              | Write Protect: Connecting the WP pin to GND will ensure normal write operations. When WP is connected to V <sub>CC</sub> all write operations to the memory are inhibited.  Refer to Note 1 for behavior of the pin when not connected.                                                                                                                                                                                                    | High              | Input            |
| 8             | V <sub>cc</sub> | <b>Device Power Supply:</b> The $V_{CC}$ pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages may produce spurious results and should not be attempted.                                                                                                                                                                                                                                         | _                 | Power            |

Note:

1. If either the A<sub>2</sub> pin or the WP pin are not driven, they are internally pulled down to GND. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once these pins are biased above the CMOS input buffer's trip point (~0.5 x V<sub>CC</sub>), the pull-down mechanism disengages. In any case, Atmel recommends connecting these pins to a known state whenever possible.





## 2. Device Block Diagram and System Configuration

Figure 2-1. Block Diagram



Figure 2-2. System Configuration Using 2-Wire Serial EEPROMs



## 3. Device Operation and Communication

The AT24CM02 operates as a slave device and utilizes a simple I<sup>2</sup>C-compatible 2-wire digital serial interface to communicate with a host controller, commonly referred to as the bus Master. The Master initiates and controls all Read and Write operations to the slave devices on the serial bus, and both the Master and the slave devices can transmit and receive data on the bus.

The serial interface is comprised of just two signal lines: Serial Clock (SCL) and Serial Data (SDA). The SCL pin is used to receive the clock signal from the Master, while the bidirectional SDA pin is used to receive command and data information from the Master as well as to send data back to the Master. Data is always latched into the AT24CM02 on the rising edge of SCL and always output from the device on the falling edge of SCL. Both the SCL and SDA pin incorporate integrated spike suppression filters and Schmitt Triggers to minimize the effects of input spikes and bus noise.

All command and data information is transferred with the Most-Significant Bit (MSB) first. During bus communication, one data bit is transmitted every clock cycle, and after eight bits (one byte) of data have been transferred, the receiving device must respond with either an acknowledge (ACK) or a no-acknowledge (NACK) response bit during a ninth clock cycle (ACK/NACK clock cycle) generated by the Master. Therefore, nine clock cycles are required for every one byte of data transferred. There are no unused clock cycles during any Read or Write operation, so there must not be any interruptions or breaks in the data stream during each data byte transfer and ACK or NACK clock cycle.

During data transfers, data on the SDA pin must only change while SCL is low, and the data must remain stable while SCL is high. If data on the SDA pin changes while SCL is high, then either a Start or a Stop condition will occur. Start and Stop conditions are used to initiate and end all serial bus communication between the Master and the slave devices. The number of data bytes transferred between a Start and a Stop condition is not limited and is determined by the Master. In order for the serial bus to be idle, both the SCL and SDA pins must be in the logic high state at the same time.

#### 3.1 Clock and Data Transition Requirements

The SDA pin is an open drain terminal and therefore must be pulled high with an external pull-up resistor. Data on the SDA pin may change only during SCL low time periods. The SCL pin must be forced high when the serial bus is idle, therefore an external pull-up resistor is recommended. Data changes during SCL high periods will indicate a Start or Stop condition as defined below.

#### 3.2 Start and Stop Conditions

#### 3.2.1 Start Condition

A Start condition occurs when there is a high-to-low transition on the SDA pin while the SCL pin is stable in the Logic 1 state. The Master uses a Start condition to initiate any data transfer sequence, therefore the Start condition must precede any command. The AT24CM02 will continuously monitor the SDA and SCL pins for a Start condition but the device will not respond unless one is given. Please refer to Figure 3-1 for more details.

#### 3.2.2 Stop Condition

A Stop condition occurs when there is a low-to-high transition on the SDA pin while the SCL pin is stable in the Logic 1 state. The Master uses the Stop condition to end a data transfer sequence to the AT24CM02 which will subsequently return to the idle state. The Master can also utilize a repeated Start condition instead of a Stop condition to end the current data transfer if the Master will perform another operation. Please refer to Figure 3-1 for more details.



### 3.3 Acknowledge and No-Acknowledge

After every byte of data is received, the receiving device must confirm to the Master that it has successfully received the data byte by responding with what is known as an acknowledge (ACK). An ACK is accomplished by the transmitting device first releasing the SDA line at the falling edge of the eighth clock cycle followed by the receiving device responding with a Logic 0 during the entire high period of ninth clock cycle.

When the AT24CM02 is transmitting data to the Master, the Master can indicate that it is done receiving data and wants to end the operation by sending a Logic 1 response to the AT24CM02 instead of an ACK response during the ninth clock cycle. This is known as a no-acknowledge (NACK) and when the Master sends this Logic 1 during the ninth clock cycle, the AT24CM02 will release the SDA line so that the Master can then generate a Stop or Start condition.

The transmitting device, which can be the bus Master or the Serial EEPROM, must release the SDA line at the falling edge of the eighth clock cycle to allow the receiving device to pull the SDA line low to ACK the previous 8-bit word. The receiving device must release the SDA line at the end of the ninth clock cycle to allow the transmitter to continue sending new data. A timing diagram has been provided in Figure 3-1 to better illustrate these requirements.



Figure 3-1. Start Condition, Data Transitions, Stop Condition and Acknowledge

The relationship of the AC timing parameters with respect to SCL and SDA for the AT24CM02 are show in Figure 8-1 timing waveform on page 15. The AC timing characteristics and specifications are outlined in Section 8.4 "AC Characteristics" on page 15.

#### 3.4 Standby Mode

The AT24CM02 features a low power standby mode which is enabled when:

- A valid power-up sequence is performed (see Section 8.5).
- A Stop condition received by the device unless it initiates an internal write cycle (see Section 5.).
- At the completion of an internal write cycle (see Section 5.).
- An unsuccessful match of the device type identifier or hardware address in the Device Address byte (see Section 4.1).
- The bus Master does not ACK the receipt of data read out from the device; instead it sends a NACK response (see Section 6.).



#### 3.5 Software Reset

After an interruption in protocol, power loss, or system reset, any 2-wire part can be protocol reset by following these steps:

- Create a Start condition (if possible).
- 2. Clock nine cycles.
- 3. Create another Start condition followed by a Stop condition as seen in Figure 3-2.

The device should be ready for the next communication after above steps have been completed. In the event that the device is still non-responsive or remains active on the SDA bus, a power cycle must be used to reset the device (see Section 8.5.1 "Device Reset").

Figure 3-2. Software Reset





## 4. Memory Organization

The AT24CM02 is internally organized as 1,024 pages of 256 bytes each.

### 4.1 Device Addressing

The most significant 4 bits of the device address word is referred to as the device type identifier. The AT24CM02 will respond to the device type identifier 1010b (Ah) in bit seven through bit four positions of the device address byte (see Table 4-1).

Following the 4-bit device type identifier (bit 3) is the hardware address bit,  $A_2$ . This bit can be used to expand the contiguous address space to a total of 4-Mbit by allowing up to two AT24CM02 devices on the same bus. The  $A_2$  value must correlate with the voltage level on the corresponding hardwired input pin,  $A_2$ .

The  $A_2$  pin uses an internal proprietary circuit that automatically biases it to a Logic 0 state if any of the pins are allowed to float. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once the pin is biased above the CMOS input buffer's trip point (~0.5 x  $V_{CC}$ ), the pull-down mechanism disengages. Atmel recommends connecting the  $A_2$  pin to a known state whenever possible.

The next bits in the device address byte are A17 (bit 2) and A16 (bit 1) which are the most significant bits of the data Word Address that follows in the subsequent two bytes.

The eighth bit of the device address (bit 0) is the read/write operation select bit. A read operation is initiated if this bit is a Logic 1 and a write operation is initiated if this bit is Logic 0.

Upon a successful comparison of the device address, the EEPROM will return an ACK. If a valid comparison is not made, the device will NACK and return to a standby state.

Table 4-1. Device Address Byte

|              |       | Device Type Identifie | Hardware<br>Address Bit | MSB Address Bits | Read/<br>Write |
|--------------|-------|-----------------------|-------------------------|------------------|----------------|
| Package Type | Bit 7 | Bit 6 Bit 5           | Bit 4 Bit 3             | Bit 2 Bit 1      | Bit 0          |
| SOIC, WLCSP  | 1     | 0 1                   | 0 A <sub>2</sub>        | A17 A16          | R/W            |

For all operations except the Current Address Read, a two-byte Word Address must be transmitted to the device immediately following the Device Address byte. The Word Address bytes contain the lower sixteen significant memory array address bits, and is used to specify which location in the EEPROM to start reading or writing. Please refer to Table 4-2 and Table 4-3 to review these bit positions.

Table 4-2. First Word Address Byte

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| A15   | A14   | A13   | A12   | A11   | A10   | A9    | A8    |

Table 4-3. Second Word Address Byte

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| A7    | A6    | A5    | A4    | A3    | A2    | A1    | A0    |

## 5. Write Operations

All write operation sequences for the AT24CM02 begin with Master sending a Start condition, followed by a device address byte with the R/W bit set to Logic 0, and then by the first and second Word Address bytes. The data value(s) to be written to the device immediately follow the Word Address bytes.

#### 5.1 Byte Write

The AT24CM02 supports writing of single 8-bit bytes. Selecting a data word in the 2-Mbit memory requires an 18-bit word address. This 18-bit word address field consists of the A17 and A16 bits in the Device Address byte followed by the first and second Word Address bytes in the next two bytes.

Upon receipt of the proper Device Address and Word Address bytes, the EEPROM will send an Acknowledge. The device will then be ready to receive the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will respond with an Acknowledge. The addressing device, such as a bus Master, must then terminate the write sequence with a Stop condition. At that time the EEPROM will enter an internally self-timed write cycle, which will complete within a time of tWR, while the data word is being programmed into the nonvolatile EEPROM. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete.

Figure 5-1. Byte Write



#### 5.2 Page Write

A Page Write operation allows up to 256 bytes to be written in the same write cycle, provided that all bytes are in the same row of the memory array (where address bits A17 through A8 are the same). Partial Page Writes of less than 256 bytes are allowed.

A Page Write is initiated the same way as a Byte Write, but the bus Master does not send a Stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the bus Master can transmit up to 255 additional data words. The EEPROM will respond with an ACK after each data word is received. The bus Master must terminate the Page Write operation with a Stop condition (see Figure 5-2) at which time the internally self-timed write cycle will begin.

The lower eight bits of the word address are internally incremented following the receipt of each data word. The higher order address bits are not incremented, and retain the memory page row location. Page Write operations are limited to writing bytes within a single physical page, regardless of the number of bytes actually being written. When the incremented word address reaches the page boundary, the address counter will "roll over" to the beginning of the same page. Nevertheless, creating a roll over event should be avoided as previously loaded data in the page could become unintentionally altered during the write cycle.



Figure 5-2. Page Write



## 5.3 Internal Writing Methodology

The AT24CM02 incorporates a built in error detection and correction (EDC) logic scheme. The EEPROM array is internally organized as a group of four connected 8-bit bytes plus an additional six ECC (Error Correction Code) bits of EEPROM. These 38 bits are referred to as the internal physical data word. During a read sequence, the EDC logic compares each 4-byte physical data word with its corresponding six ECC bits. If a single bit out of the 4-byte region reads incorrectly, the EDC logic will detect the bad bit and replace it with the correct value before the data is serially clocked out. This architecture significantly improves the reliability of the AT24CM02 compared to an implementation that does not utilize EDC.

It is important to note that data is always physically written to the part at the internal physical data word level, regardless of the number of bytes written. Writing single bytes is still possible with the Byte Write operation, but internally, the other three bytes within that 4-byte location where the single byte was written, along with the six ECC bits will be updated. Due to this architecture, the AT24CM02 EEPROM write endurance is rated at the internal physical data word level (4-byte word). The system designer needs to optimize the application writing algorithms to observe these internal word boundaries in order to reach the 1,000,000 cycle endurance rating.

#### 5.4 Acknowledge Polling

An Acknowledge Polling routine can be implemented to optimize time sensitive applications that would prefer to not wait the fixed maximum write cycle time (t<sub>WR</sub>). This method allows the application to know immediately when the Serial EEPROM write cycle has completed, so a subsequent operation can begin.

Once the internally self-timed write cycle has started, an Acknowledge Polling routine can be initiated. This involves repeatedly sending a Start condition followed by a valid device address byte. The device will not respond with an ACK while the write cycle is ongoing. Once the internal write cycle has completed, the EEPROM will respond with an ACK, allowing a new read or write sequence to be initiated.

Figure 5-3. Acknowledge Polling Flow Chart



#### 5.5 Write Cycle Timing

The length of the self-timed write cycle, or  $t_{WR}$ , is defined as the amount of time from the valid Stop condition that begins the internal write operation, to the Start condition of the first device address byte sent to the AT24CM02 that it subsequently responds to with an ACK. The figure below has been included to show this measurement.



#### 5.6 Write Protection

The AT24CM02 utilizes a hardware data protection scheme that allows the user to write protect the entire memory contents when the WP pin is at V<sub>CC</sub>. No write protection exists if the WP pin is at GND or left floating.

Table 5-1. AT24CM02 Write Protect Behavior

| WP Pin Voltage  | Part of the Array Protected         |
|-----------------|-------------------------------------|
| V <sub>CC</sub> | Full Array                          |
| GND             | None — Write Protection Not Enabled |

The status of the WP pin is sampled at the Stop condition for every Byte Write or Page Write command prior to the start of an internally self-timed Write operation. Changing the WP pin state after the Stop condition has been sent to the device will not alter or interrupt the execution of the write cycle. The WP pin state must be valid with respect to the associated setup ( $t_{SU.WP}$ ) and hold ( $t_{HD.WP}$ ) timing as shown in Figure 5-5 below. The WP setup time is the amount of time that the WP state must be stable before the Stop condition is issued. The WP hold time is the amount of time after the Stop condition that the WP must remain stable (see Table 8-3, "AC Characteristics," on page 15 for timing specs for  $t_{HD.WP}$  and  $t_{SU.WP}$ ).

If an attempt is made to write to the device while the WP pin has been asserted (at  $V_{CC}$ ), the device will acknowledge the device address, word address bytes, and data bytes, but no write cycle will occur when the Stop condition is issued, and the device will immediately be ready to accept a new Read or Write command.

Figure 5-5. Write Protect Setup and Hold Timing





## 6. Read Operations

Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word must be a Logic 1. There are three read operations: Current Address Read, Random Address Read, and Sequential Read.

#### 6.1 Current Address Read

The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as  $V_{CC}$  is maintained to the part. The address "roll over" during read is from the last byte of the last page to the first byte of the first page of the memory.

A Current Address Read sequence will output data according to the location of the internal data word address counter. This is initiated with a Start condition, followed by a valid device address byte with the R/W bit set to Logic 1. The device will acknowledge this sequence and the current address data word is serially clocked out on the SDA line. All types of Read operations will be terminated if the bus Master does not respond with an ACK (it NACKs) during the ninth clock cycle, which will force the device into standby mode. After the NACK response, the Master can send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence.

While the two most significant bits of the data word address (A17 and A16) are embedded in the Device Address byte, they will not take precedence over the existing values of the A17 and A16 bits in the internal address counter during a Current Address Read and are therefore represented as don't care bits below in Figure 6-1.

Figure 6-1. Current Address Read



#### 6.2 Random Read

A Random Read begins in the same way as a Byte Write operation to load in a new data word address. This is known as a "dummy write" operation. However, the Stop condition of the byte write must be omitted to prevent the part from entering an internal write cycle. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the bus Master must generate another Start condition.

The bus Master now initiates a Current Address Read by sending a Start condition, followed by a valid device address byte with the R/W bit set to Logic 1. While the two most significant bits of the data word address (A17 and A16) are embedded in the Device Address byte, they will not take precedence over the existing values of the A17 and A16 bits in the internal address counter set during the dummy write and are represented as don't care bits in Figure 6-2.

The EEPROM acknowledges the device address and serially clocks out the data word on the SDA line. The Random Read operation is terminated when the bus Master does not respond with an ACK (it NACKs) and generates a Stop condition in the next SCL clock cycle.



Figure 6-2. Random Read



#### 6.3 Sequential Read

Sequential Reads are initiated by either a Current Address Read or a Random Read that have been described previously. As such, the A17 and A16 bits sent in the Device Address byte are don't care values as they will not change the values in the address pointer. This is depicted in Figure 6-3.

After the bus Master receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address maximum address is reached, the data word address will "roll over" and the sequential read will continue from the beginning of the memory array. The Sequential Read operation is terminated when the bus Master does not respond with an ACK (it NACKs) and generates a Stop condition in the next SCL clock cycle.

Figure 6-3. Sequential Read



#### 7. Device Default Condition from Atmel

The AT24CM02 is delivered with the EEPROM array set to Logic 1, resulting in FFh data in all locations.



## 8. Electrical Specifications

#### 8.1 Absolute Maximum Ratings

| Temperature under Bias55°C to +125°C                   |
|--------------------------------------------------------|
| Storage Temperature65°C to +150°C                      |
| Supply Voltage with respect to ground0.5V to +6.25V    |
| Voltage on any pin with respect to ground1.0V to +7.0V |
| DC Output Current                                      |

Functional operation at the "Absolute Maximum Ratings" or any other conditions beyond those indicated in the operational range shown in Section 8.2 is not implied or guaranteed. Stresses beyond those listed under "Absolute Maximum Ratings" and/or exposure to the "Absolute Maximum Ratings" for extended periods may affect device reliability and cause permanent damage to the device.

Voltage extremes referenced in the "Absolute Maximum Ratings" are intended to accommodate short duration undershoot/overshoot pulses that the device may be subjected to during the course of normal operation and does not imply or guarantee functional device operation at these levels for any extended period of time.

## 8.2 DC and AC Operating Range

Table 8-1. DC and AC Operating Range

|                              |                              | AT24CM02       |
|------------------------------|------------------------------|----------------|
| Operating Temperature (Case) | Industrial Temperature Range | -40°C to +85°C |
| V. Dower Supply              | Low Voltage Grade            | 1.7V to 5.5V   |
| V <sub>CC</sub> Power Supply | Standard Voltage Grade       | 2.5V to 5.5V   |

#### 8.3 DC Characteristics

#### Table 8-2. DC Characteristics

Parameter are applicable over operating range in Section 8.2, unless otherwise noted.

| Symbol           | Parameter                       | Test Conditio                       | n F                             | Min                   | Typical <sup>(1)</sup> | Max                   | Units |
|------------------|---------------------------------|-------------------------------------|---------------------------------|-----------------------|------------------------|-----------------------|-------|
| V <sub>CC1</sub> | Supply Voltage                  |                                     |                                 | 1.7                   |                        | 5.5                   | V     |
| V <sub>CC2</sub> | Supply voltage                  |                                     |                                 | 2.5                   |                        | 5.5                   | V     |
| 1                | Supply Current, Read            | $V_{CC} = 1.8V^{(2)}$               | Read at 400kHz                  |                       | 0.1                    | 0.5                   | mA    |
| I <sub>CC</sub>  | Supply Current, Neau            | $V_{CC} = 5.0V$                     | Read at 1MHz                    |                       | 0.3                    | 1.0                   | ША    |
|                  | Supply Current, Write           | $V_{\rm CC} = 1.8V^{(2)}$           | Averaged during t <sub>wR</sub> |                       | 0.4                    | 1.0                   | mA    |
| I <sub>CC1</sub> | Supply Current, write           | V <sub>CC</sub> = 5.0V              | Averaged during t <sub>WR</sub> |                       | 1.7                    | 3.0                   | ША    |
|                  |                                 | $V_{CC} = 1.8V^{(2)}$               | FIFO                            | T D 4                 | 0.08                   | 1.0                   |       |
| I <sub>SB</sub>  | Standby Current                 | $V_{CC} = 2.5V$                     | $V_{IN} = V_{CC}$ or $V_{SS}$   | UKU                   | 0.08                   | 2.0                   | μA    |
|                  |                                 | $V_{CC} = 5.5V$                     |                                 |                       | 0.15                   | 3.0                   |       |
| I <sub>LI</sub>  | Input Leakage Current           | $V_{IN} = V_{CC} \text{ or } V_{S}$ | SS                              |                       | 0.10                   | 3.0                   | μA    |
| I <sub>LO</sub>  | Output Leakage Current          | $V_{OUT} = V_{CC}$ or               | V <sub>SS</sub>                 |                       | 0.05                   | 3.0                   | μΑ    |
| V <sub>IL</sub>  | Input Low Level <sup>(2)</sup>  |                                     |                                 | -0.6                  |                        | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Level <sup>(2)</sup> |                                     |                                 | V <sub>CC</sub> x 0.7 |                        | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL1</sub> | Output Low Level                | V <sub>CC</sub> = 1.7V              | I <sub>OL</sub> = 0.15mA        |                       |                        | 0.2                   | V     |
| V <sub>OL2</sub> | Output LOW Level                | V <sub>CC</sub> = 3.0V              | I <sub>OL</sub> = 2.1mA         |                       |                        | 0.4                   | V     |

Notes: 1. Typical values characterized at  $T_A = +25^{\circ}C$  unless otherwise noted.

2. This parameter is characterized but is not 100% tested in production.



#### 8.4 AC Characteristics

#### Table 8-3. AC Characteristics

Parameters are applicable over operating range in Section 8.2 unless otherwise noted. Test conditions shown in Note 2.

|                     |                                                        |                                | rd Mode | Fast Mode                      |     | Fast Mode Plus                 |      |       |
|---------------------|--------------------------------------------------------|--------------------------------|---------|--------------------------------|-----|--------------------------------|------|-------|
|                     |                                                        | V <sub>CC</sub> = 1.7V to 5.5V |         | V <sub>CC</sub> = 1.7V to 5.5V |     | V <sub>CC</sub> = 2.5V to 5.5V |      |       |
| Symbol              | Parameter                                              | Min                            | Max     | Min                            | Max | Min                            | Max  | Units |
| f <sub>SCL</sub>    | Clock Frequency, SCL                                   |                                | 100     |                                | 400 |                                | 1000 | kHz   |
| t <sub>LOW</sub>    | Clock Pulse Width Low                                  | 4,700                          |         | 1,300                          |     | 500                            |      | ns    |
| t <sub>HIGH</sub>   | Clock Pulse Width High                                 | 4,000                          |         | 600                            |     | 400                            |      | ns    |
| t <sub>l</sub>      | Input Filter Spike Rejection (SCL, SDA) <sup>(1)</sup> |                                | 100     |                                | 100 |                                | 50   | ns    |
| t <sub>AA</sub>     | Clock Low to Data Out Valid                            |                                | 4,500   |                                | 900 |                                | 450  | ns    |
| t <sub>BUF</sub>    | Bus Free Time between Stop and Start(1)                | 4,700                          |         | 1,300                          |     | 500                            |      | ns    |
| t <sub>HD.STA</sub> | Start Hold Time                                        | 4,000                          |         | 600                            |     | 250                            |      | ns    |
| t <sub>SU.STA</sub> | Start Set-up Time                                      | 4,700                          |         | 600                            | A   | 250                            |      | ns    |
| t <sub>HD.DAT</sub> | Data In Hold Time                                      | 0                              |         | 0                              |     | 0                              |      | ns    |
| t <sub>SU.DAT</sub> | Data In Set-up Time                                    | 200                            |         | 100                            |     | 100                            |      | ns    |
| t <sub>R</sub>      | Inputs Rise Time <sup>(1)</sup>                        |                                | 1,000   |                                | 300 |                                | 100  | ns    |
| t <sub>F</sub>      | Inputs Fall Time <sup>(1)</sup>                        |                                | 300     |                                | 300 |                                | 100  | ns    |
| t <sub>SU.STO</sub> | Stop Set-up Time                                       | 4,700                          |         | 600                            |     | 250                            |      | ns    |
| t <sub>SU.WP</sub>  | Write Protect Setup Time                               | 4,000                          |         | 600                            | A   | 250                            |      | ns    |
| t <sub>HD.WP</sub>  | Write Protect Hold Time                                | 4,000                          |         | 600                            |     | 250                            |      | ns    |
| t <sub>DH</sub>     | Data Out Hold Time                                     | 100                            |         | 50                             |     | 50                             |      | ns    |
| t <sub>WR</sub>     | Write Cycle Time                                       |                                | 10      |                                | 10  |                                | 10   | ms    |

Notes: 1. These parameters are determined through product characterization and are not tested 100% in production.

- 2. AC measurement conditions:
  - C<sub>L</sub>: 100pF
  - R<sub>PUP</sub> (SDA bus line pull-up resistor to V<sub>CC</sub>): 1.3 k $\Omega$  (1000kHz), 4k $\Omega$  (400kHz), 10k $\Omega$  (100kHz)
  - Input pulse voltages: 0.3 V<sub>CC</sub> to 0.7 V<sub>CC</sub>
  - Input rise and fall times: ≤ 50ns
  - Input and output timing reference voltages: 0.5 x V<sub>CC</sub>

Figure 8-1. Bus Timing





#### 8.5 Power-Up Requirements and Reset Behavior

During a power-up sequence, the  $V_{CC}$  supplied to the AT24CM02 should monotonically rise from GND to the minimum  $V_{CC}$  level as specified in Section 8.2 on page 14, with a slew rate no faster than  $0.1V/\mu s$ .

#### 8.5.1 Device Reset

To prevent inadvertent write operations or any other spurious events from occurring during a power-up sequence, the AT24CM02 includes a power-on-reset (POR) circuit. Upon power-up, the device will not respond to any commands until the  $V_{CC}$  level crosses the internal voltage threshold ( $V_{POR}$ ) that brings the device out of reset and into standby mode.

The system designer must ensure that no instruction is sent to the device until the  $V_{CC}$  supply has reached a stable value greater than the minimum  $V_{CC}$  level. Additionally, once the  $V_{CC}$  supply has surpassed the minimum  $V_{CC}$  level, the bus Master must wait at least  $t_{PUP}$  before sending the first command to the device. See Table 8-4 for the values associated with these power-up parameters.

Table 8-4. Power-up Conditions<sup>(1)</sup>

| Symbol            | Parameter                                                                           | Min | Max | Units |
|-------------------|-------------------------------------------------------------------------------------|-----|-----|-------|
| t <sub>PUP</sub>  | Time required after V <sub>CC</sub> is stable before the device can accept commands | 100 | _   | μs    |
| V <sub>POR</sub>  | Power-On Reset Threshold Voltage                                                    | _   | 1.5 | V     |
| t <sub>POFF</sub> | Minimum time at V <sub>CC</sub> = 0V between power cycles                           | 1   | _   | ms    |

Note: 1. These parameters are characterized but they are not 100% tested in production.

If an event occurs in the system where the  $V_{CC}$  level supplied to the AT24CM02 drops below the maximum  $V_{POR}$  level specified, it is recommended that a full power cycle sequence be performed by first driving the  $V_{CC}$  pin to GND, waiting at least the minimum  $t_{POFF}$  time, and then performing a new power-up sequence in compliance with the requirements defined in this section.

#### 8.6 Pin Capacitance

Table 8-5. Pin Capacitance (1)

Applicable over recommended operating range from  $T_A = 25^{\circ}\text{C}$ , f = 1.0MHz,  $V_{CC} = 5.5\text{V}$ 

| Symbol           | Test Condition                                          | Max | Units | Conditions            |
|------------------|---------------------------------------------------------|-----|-------|-----------------------|
| C <sub>I/O</sub> | Input/Output Capacitance (SDA)                          | 8   | pF    | V <sub>I/O</sub> = 0V |
| C <sub>IN</sub>  | Input Capacitance (A <sub>2</sub> , SCL)                | 6   | pF    | V <sub>IN</sub> = 0V  |
| Note: 1.         | This parameter is characterized and is not 100% tested. |     |       |                       |

#### 8.7 EEPROM Cell Performance Characteristics

Table 8-6. **EEPROM Cell Performance Characteristics** 

| Operation or Parameter         | Test Condition                                                                                      | Min       | Max          | Units        |
|--------------------------------|-----------------------------------------------------------------------------------------------------|-----------|--------------|--------------|
| Write Endurance <sup>(1)</sup> | $T_A = 25$ °C, $V_{CC}$ (min) < $V_{CC}$ < $V_{CC}$ (max)<br>Byte <sup>(2)</sup> or Page Write Mode | 1,000,000 | _            | Write Cycles |
| Data Retention <sup>(3)</sup>  | $T_A = 55^{\circ}C$ , $V_{CC}(min) < V_{CC} < V_{CC}(max)$                                          | 100       | <del>_</del> | Years        |

Notes: 1. The Write endurance is determined through product characterization and the qualification process.

- 2. Due to the memory array architecture, the Write Cycle Endurance is specified for writes in groups of 4 data bytes. The beginning of any 4-byte boundaries can be determined by multiplying any integer (N) by four (i.e. 4\*N). The end address can be found by adding three to the beginning value (i.e. 4\*N+3). See Section 5.3 "Internal Writing Methodology" on page 10 for more details on this implementation.
- 3. The data retention capability is determined by qualification and checked on each device during production.



## 9. Ordering Code Detail





## 10. Ordering Code Information

|                                     |                                       |            |                | Delivery Information |                | Operation                      |
|-------------------------------------|---------------------------------------|------------|----------------|----------------------|----------------|--------------------------------|
| Atmel Ordering Code                 | Lead Finish                           | Package    | Voltage        | Form                 | Quantity       | Range                          |
| AT24CM02-SSHM-T                     | NiPdAu<br>Lead-free/Halogen-free      |            | 1.7V to 5.5V   | Tape and Reel        | 4,000 per Reel |                                |
| AT24CM02-SSHM-B                     |                                       | 8S1        | 1.7 V 10 5.5 V | Bulk (Tubes)         | 100 per Tube   |                                |
| AT24CM02-SSHD-T                     |                                       | 001        | 2.5V to 5.5V   | Tape and Reel        | 4,000 per Reel | Industrial                     |
| AT24CM02-SSHD-B                     |                                       | 2.50       | 2.50 10 5.50   | Bulk (Tubes)         | 100 per Tube   | Temperature<br>(-40°C to 85°C) |
| AT24CM02-U1UM0B-T <sup>(1)(2)</sup> | SnAgCu Ball<br>Lead-free/Halogen-free | 8U-11      |                | Tape and Reel        | 5,000 per Reel |                                |
| AT24CM02-U2UM-T <sup>(2)</sup>      |                                       | 8U-18      | 1.7V to 5.5V   |                      |                |                                |
| AT24CM02-WWU11M <sup>(2)</sup>      | N/A                                   | Wafer Sale |                | No                   | te 3           |                                |

Notes: 1. This device includes a backside coating to increase product robustness.

- 2. CAUTION: Exposure to ultraviolet (UV) light can degrade the data stored in EEPROM cells. Therefore, customers who use a WLCSP package or the product at a die level must ensure that exposure to ultraviolet light does *not* occur.
- 3. For wafer sales, please contact Atmel Sales



|              | Package Type                                                                                          |
|--------------|-------------------------------------------------------------------------------------------------------|
| 8 <b>S</b> 1 | 8-lead, 0.150" wide, Plastic Gull Wing Small Outline (JEDEC SOIC)                                     |
| 8U-11        | 8-ball, 4 x 4 Ball Grid Array, 0.5mm Pitch, Thin Wafer Level Chip Scale Package (WLCSP)               |
| 8U-18        | 8-ball, 4 x 4 Ball Grid Array, 0.5mm Pitch, Standard Thickness Wafer Level Chip Scale Package (WLCSP) |

# 11. Part Markings

## AT24CM02: Package Marking Information



Note 1: ○ designates pin 1

Note 2: Package drawings are not to scale

| Catalog Number Truncation |                               |                            |
|---------------------------|-------------------------------|----------------------------|
| AT24CM02                  | Truncation Code ##: 2H        |                            |
| Date Codes                |                               | Voltages                   |
| Y = Year                  | WW = Work Week of Assembly    | % = Minimum Voltage        |
| 5: 2015 9: 2019           | 02: Week 2                    | M: 1.7V min                |
| 6: 2016 0: 2020           | 04: Week 4                    | D: 2.5V min                |
| 7: 2017 1: 2021           |                               |                            |
| 8: 2018 2: 2022           | 52: Week 52                   |                            |
| Country of Assembly       | Lot Number                    | Grade/Lead Finish Material |
| @ = Country of Assembly   | AAAA = Atmel Wafer Lot Number | H: Industrial/NiPdAu       |
|                           |                               | U: Industrial/SnAgCu       |
|                           | FIFOT                         | DONIO                      |
|                           | ELEC                          | Atmel Truncation           |
|                           |                               | ATML: Atmel                |
|                           |                               |                            |
|                           |                               |                            |

4/7/2016

| ∕Itmel                                          | TITLE                                          | DRAWING NO. | REV. |
|-------------------------------------------------|------------------------------------------------|-------------|------|
| Package Mark Contact: DL-CSO-Assy_eng@atmel.com | 24CM02SM, AT24CM02 Package Marking Information | 24CM02SM    | F    |



## 12. Packaging Information

#### 12.1 8S1 — 8-lead JEDEC SOIC



#### 12.2 8U-11 — 8-ball WLCSP



#### 12.3 8U-18 — 8-ball WLCSP



# 13. Revision History

| Doc. Rev. | Date    | Comments                                                                                                                                                  |
|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8828E     | 01/2017 | Updated Power On Requirements and Reset Behavior section                                                                                                  |
| 8828D     | 05/2016 | Added the 8U-18 standard thickness WLCSP package option. Updated the "Clock and Data Transition Requirements" section and the "DC Characteristics" table. |
| 8828C     | 11/2015 | Corrected 8-ball WLCSP pinout.                                                                                                                            |
| 8828B     | 08/2015 | Updated the 8U-11 package drawing, data retention discrepancy, and 8-ball pinout.                                                                         |
| 8828A     | 05/2015 | Initial document release.                                                                                                                                 |

















**Atmel Corporation** 

1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

www.atmel.com

© 2017 Atmel Corporation. / Rev.: Atmel-8828E-SEEPROM-AT24CM02-Datasheet\_012017.

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## Microchip:

